CASIA OpenIR
(本次检索基于用户作品认领结果)

浏览/检索结果: 共1条,第1-1条 帮助

限定条件                
已选(0)清除 条数/页:   排序方式:
Path Delay Test generation Toward Activation of worst Case Coupling Effects 期刊论文
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2011, 卷号: 19, 期号: 11, 页码: 1969-1982
作者:  minjin, zhang;  Huawei, Li;  Xiaowei,Li
浏览  |  Adobe PDF(345Kb)  |  收藏  |  浏览/下载:211/101  |  提交时间:2017/09/19
Crosstalk-induced Delay  Delay Testing  Path Delay Fault  Signal Integrity  Test Generation  Timing Analysis