CASIA OpenIR

浏览/检索结果: 共19条,第1-10条 帮助

限定条件                
已选(0)清除 条数/页:   排序方式:
Many-body Hilbert space scarring on a superconducting processor 期刊论文
NATURE PHYSICS, 2022, 页码: 9
作者:  Zhang, Pengfei;  Dong, Hang;  Gao, Yu;  Zhao, Liangtian;  Hao, Jie;  Desaules, Jean-Yves;  Guo, Qiujiang;  Chen, Jiachen;  Deng, Jinfeng;  Liu, Bobo;  Ren, Wenhui;  Yao, Yunyan;  Zhang, Xu;  Xu, Shibo;  Wang, Ke;  Jin, Feitong;  Zhu, Xuhao;  Zhang, Bing;  Li, Hekang;  Song, Chao;  Wang, Zhen;  Liu, Fangli;  Papic, Zlatko;  Ying, Lei;  Wang, H.;  Lai, Ying-Cheng
收藏  |  浏览/下载:252/0  |  提交时间:2022/11/14
A reconfigurable computing architecture for 5G communication 期刊论文
Journal of Central South University, 2019, 期号: 0, 页码: 0
作者:  GUO Yang;  LIU Zi-Jun;  YANG Lei;  LI Huan;  WANG Dong-Lin
Adobe PDF(913Kb)  |  收藏  |  浏览/下载:434/130  |  提交时间:2019/07/11
5g  Instruction Set  Register File  Code Compression  Throughput  Power Consumption.  
A bypass-based low latency network-on-chip router 期刊论文
IEICE ELECTRONICS EXPRESS, 2019, 卷号: 16, 期号: 4, 页码: 12
作者:  Guo, Peng;  Liu, Qingbin;  Chen, Ruizhi;  Yang, Lei;  Wang, Donglin
收藏  |  浏览/下载:271/0  |  提交时间:2019/04/23
network-on-chip  router  bypass  low latency  
A Bypass-Based Low Latency Network-on-Chip Router 期刊论文
IEICE Electronics Express, 2019, 卷号: 16, 期号: 4, 页码: 1
作者:  Guo Peng;  Qingbin Liu;  Ruizhi Chen;  Lei Yang;  Donglin Wang
浏览  |  Adobe PDF(1881Kb)  |  收藏  |  浏览/下载:274/93  |  提交时间:2019/06/17
Network-on-chip  Router  Bypass  Low Latency  
A high-throughput network on-chip in full-mesh architecture 期刊论文
IEICE ELEX, 2018, 卷号: 15, 期号: 17, 页码: 1-12
作者:  Hongyu,Meng;  Lei,Yang;  Zijun.Liu;  Donglin.Wang
浏览  |  Adobe PDF(2525Kb)  |  收藏  |  浏览/下载:285/103  |  提交时间:2019/05/06
Network On-chip  Full-mesh  High Connectivity  Multi-core  
Parallel Polar Encoding in 5G Communication 会议论文
, 巴西纳塔尔, 2018-6
作者:  Yang Guo;  Shaolin Xie;  Zijun Liu;  Lei Yang;  Donglin Wang
浏览  |  Adobe PDF(377Kb)  |  收藏  |  浏览/下载:330/113  |  提交时间:2019/05/10
A Self-Indexed Register File for Efficient Arithmetical Computing Hardware 会议论文
, UK, 2017-10
作者:  Lei Yang;  Shaolin Xie;  Zijun Liu;  Xueliang Du;  DongLin Wang
Adobe PDF(707Kb)  |  收藏  |  浏览/下载:301/70  |  提交时间:2018/05/07
Register File  Arithmetical Computing  Energy Efficient  
A reconfigurable ASIC-like image polyphase interpolation implementation method 会议论文
, ShenZhen, 2017-7
作者:  Lei Yang;  Ruoshan Guo;  Shaolin Xie;  Donglin Wang
Adobe PDF(210Kb)  |  收藏  |  浏览/下载:328/111  |  提交时间:2018/05/07
Image Interpolation  Acceleration  Reconfigurable Implementation  
An approach to build cycle accurate full system VLIW simulation platform 期刊论文
SIMULATION MODELLING PRACTICE AND THEORY, 2016, 卷号: 67, 期号: 2016, 页码: 14-28
作者:  Yang, Lei;  Wang, Lei;  Zhang, Xing;  Wang, DongLin
Adobe PDF(2567Kb)  |  收藏  |  浏览/下载:378/130  |  提交时间:2016/12/26
Vliw Simulation  Cycle Accurate  Heterogeneous Computing  
MaPU: A Novel Mathematical Computing Architecture 会议论文
http://hpca22.site.ac.upc.edu, Barcelona, Spain, March 12-16 2016
作者:  Donglin Wang;  Shaolin Xie;  Zhiwei Zhang;  Xueliang Du;  Lei Wang;  Zijun Liu;  shaolin.xie@ia.ac.cn
浏览  |  Adobe PDF(2051Kb)  |  收藏  |  浏览/下载:724/184  |  提交时间:2016/04/07
Computer Architecture  Vlsi  High Performance Computing