CASIA OpenIR

浏览/检索结果: 共5条,第1-5条 帮助

限定条件                
已选(0)清除 条数/页:   排序方式:
A Signal Acquisition Approach for Implantable Brain-Machine Interface System 会议论文
, 韩国, 2024-2-26~2024-2-28
作者:  Qingya Li;  Zhiwei Zhang
Adobe PDF(621Kb)  |  收藏  |  浏览/下载:38/16  |  提交时间:2024/06/04
Parallel LDPC Decoder Based on Low-Complexity Corrected Min Sum Algorithm 会议论文
, Suzhou, China, 2022-4-23
作者:  Sun, Yisong;  Li, Huan;  Zhang, Xinyu;  Guo, Chen;  Liu, Zijun;  Wang, Donglin
Adobe PDF(370Kb)  |  收藏  |  浏览/下载:300/86  |  提交时间:2022/06/14
5G  LDPC decoder  LCC-MS  UCP  
A reconfigurable computing architecture for 5G communication 期刊论文
Journal of Central South University, 2019, 期号: 0, 页码: 0
作者:  GUO Yang;  LIU Zi-Jun;  YANG Lei;  LI Huan;  WANG Dong-Lin
浏览  |  Adobe PDF(913Kb)  |  收藏  |  浏览/下载:483/145  |  提交时间:2019/07/11
5g  Instruction Set  Register File  Code Compression  Throughput  Power Consumption.  
Path Delay Test generation Toward Activation of worst Case Coupling Effects 期刊论文
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2011, 卷号: 19, 期号: 11, 页码: 1969-1982
作者:  minjin, zhang;  Huawei, Li;  Xiaowei,Li
浏览  |  Adobe PDF(345Kb)  |  收藏  |  浏览/下载:265/116  |  提交时间:2017/09/19
Crosstalk-induced Delay  Delay Testing  Path Delay Fault  Signal Integrity  Test Generation  Timing Analysis  
An approach to build cycle accurate full system VLIW simulation platform 期刊论文
SIMULATION MODELLING PRACTICE AND THEORY, 2016, 卷号: 67, 期号: 2016, 页码: 14-28
作者:  Yang, Lei;  Wang, Lei;  Zhang, Xing;  Wang, DongLin
浏览  |  Adobe PDF(2567Kb)  |  收藏  |  浏览/下载:440/145  |  提交时间:2016/12/26
Vliw Simulation  Cycle Accurate  Heterogeneous Computing