CASIA OpenIR

浏览/检索结果: 共6条,第1-6条 帮助

限定条件                    
已选(0)清除 条数/页:   排序方式:
Parallel LDPC Decoder Based on Low-Complexity Corrected Min Sum Algorithm 会议论文
, Suzhou, China, 2022-4-23
作者:  Sun, Yisong;  Li, Huan;  Zhang, Xinyu;  Guo, Chen;  Liu, Zijun;  Wang, Donglin
Adobe PDF(370Kb)  |  收藏  |  浏览/下载:266/69  |  提交时间:2022/06/14
5G  LDPC decoder  LCC-MS  UCP  
A 5G-Oriented LDPC Encoder Based on Byte-Parallel Configurable Cyclic Shift 会议论文
, Chongqing, China, 2021-6-5
作者:  Sun, Yisong;  Li, Huan;  Guo, Chen;  Wang, Donglin
Adobe PDF(9208Kb)  |  收藏  |  浏览/下载:190/36  |  提交时间:2022/06/14
5G  LDPC encoder  BP-CCS  UCP  
Accelerate Convolutional Neural Network with a customized VLIW DSP 会议论文
, 北京, 2018-10
作者:  Guo Peng;  Ma Hong;  Guo Ruoshan;  Liu Zhuang;  Li Pin;  Wang Donglin
浏览  |  Adobe PDF(1173Kb)  |  收藏  |  浏览/下载:328/125  |  提交时间:2019/06/17
A Distributed Register File Architecture Based on Dynamic Scheduling for VLIW Machine 会议论文
, 北京, 2018-6
作者:  Yang Guo;  Donglin Wang;  Zijun Liu;  Hongyu Meng
浏览  |  Adobe PDF(203Kb)  |  收藏  |  浏览/下载:307/123  |  提交时间:2019/05/10
A Design Space Exploration Method for on-Chip Memory System Based on Task Scheduling 会议论文
, Beijing,China, 2018,11.23-25
作者:  Hongyu,Meng;  Pengfei.Ding;  Mingxuan.Wang;  Donglin.Wang
浏览  |  Adobe PDF(288Kb)  |  收藏  |  浏览/下载:287/101  |  提交时间:2019/05/06
Design Space Exploration  Multi-core Architecture  Memory System  Task Scheduling  
An approach to build cycle accurate full system VLIW simulation platform 期刊论文
SIMULATION MODELLING PRACTICE AND THEORY, 2016, 卷号: 67, 期号: 2016, 页码: 14-28
作者:  Yang, Lei;  Wang, Lei;  Zhang, Xing;  Wang, DongLin
Adobe PDF(2567Kb)  |  收藏  |  浏览/下载:389/134  |  提交时间:2016/12/26
Vliw Simulation  Cycle Accurate  Heterogeneous Computing